## A joint France-Japan research project **Optimizing Precision for High-Performance, Robust, and Energy-Efficient Computations**

# SORBONNE UNIVERSITÉ

Sorbonne University, CNRS, LIP6, France Roman lakymchuk, Stef Graillat, Fabienne Jézéquel



**RIKEN** Center for Computational Science (R-CCS), Japan **R-CCS** Daichi Mukunoki, Toshiyuki Imamura, Yiyu Tan, Atsushi Koshiba, Jens Huthmann, Kentaro Sano



**Center for Computational Sciences**, University of Tsukuba, Japan Norihisa Fujita, Taisuke Boku

\* All authors contributed equally to this research

## Introduction

In numerical computations, the precision of floating-point computations is a key factor to determine the performance (speed and energy-efficiency) as well as the reliability (accuracy and reproducibility). However, the precision generally plays a contrary role for both. Therefore, the ultimate concept for maximizing both at the same time is the optimized/reduced precision computation through precision-tuning, which adjusts the minimal precision for each operation and data. Several studies have been already conducted for it so far, but the scope of those studies is limited to the precision-tuning alone. Instead, we propose a more broad concept of the optimized/minimal precision and robust (numerically reliable) computing with precisiontuning, involving both hardware and software stack

| Available Components                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Red: Components developed by us                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>(1) Precision-tuning with numerical validation based on stochastic arithmetic</li> <li>Rounding-errors can be estimated stochastically with a reasonable cost (for details, see "(A) Stochastic Arithmetic Tools" at the bottom left)</li> <li>General scheme applicable for any floating-point computations</li> <li>Tools:         <ul> <li>PROMISE [17] (based on a stochastic arithmetic library, CADNA [18]), Verrou [19], etc.</li> <li>Related works (not validation-based):</li> <li>Precimonious [20], GPUMixer [22] etc.</li> </ul> </li> </ul> | <ul> <li>Arbitrary-precision libraries and<br/>fast accurate numerical libraries</li> <li>Reduced-/mixed-precision with FP16/FP32/FP64 enables us</li> <li>o improve performance &amp; energy-efficiency</li> <li>High-precision libraries and fast accurate computation</li> <li>methods have been developed for reliable &amp; reproducible</li> <li>computation</li> </ul> Tools: <ul> <li>High-precision arithmetic: binary128 (intel, gcc), QD [1], MPFR [2], ARPREC [3], CAMPARY [4], etc.</li> <li>Accurate sum/dot: AccSum/Dot [5], Ozaki-scheme [6], etc.</li> <li>Numerical libraries: MPLAPACK [7], QPEigen [8], QPBLAS [9], XBLAS [10], ReproBLAS [11], ExBLAS [12], OzBLAS [13], etc.</li> </ul> | <ul> <li>(3) Field-Programmable Gate Array<br/>(FPGA) with High-Level Synthesis<br/>(HLS)</li> <li>FPGA enables us to implement any operations on<br/>hardware, including arbitrary-precision operations</li> <li>HLS enables us to use FPGAs through existing<br/>programming languages such as C/C++ and OpenCL</li> <li>FPGA can be used to perform arbitrary-precision<br/>computations on hardware efficiently (high-<br/>performance and energy-efficient)</li> <li>Tools:         <ul> <li>Compilers: SPGen [14], Nymble [15], etc.</li> <li>Custom floating-point operation generator:<br/>FloPoCo [16], etc.</li> </ul> </li> </ul> |

## **Our Proposal**

## **Minimal-Precision Computing**

Minimal-precision computing is both reliable (aka robust) and sustainable as it ensures the requested accuracy of the result as well as is energy-efficient

### High-performance

Performance can be improved through the minimalprecision as well as fast numerical libraries and accelerators

### Energy-Efficient

Through the minimal-precision as well as the energyefficient hardware acceleration with FPGA and GPU

### Robust (Numeraically Reliable)

To ensure the requested accuracy, the precision-tuning is processed based on numerical validation, guaranteeing also reproducibility

### General

Our scheme is applicable for any floating-point computations. It contributes to low development cost and sustainability (easy maintenance and system portability)

### Comprehensive

We propose a total system from the precision-tuning to the execution of the tuned code, combining heterogeneous hardware and hierarchical software stack



### Realistic

Our system can be realized by combining available in-house technologies

| / in open course nearing penne |  |
|--------------------------------|--|
| core generator for FPGA        |  |
| supporting arbitrary-precision |  |
|                                |  |

## **Our Contributions**

## **Stochastic Arithmetic Tools**

Discrete Stochastic Arithmetic (DSA) [21] enables us to estimate rounding errors (i.e., the number of correct digits in the result) with 95% accuracy by executing the code 3 times with random-rounding. DSA is a general scheme applicable for any floating-point operations: no special algorithms and no code modification are needed. It is a light-weight approach in terms of performance, usability, and development cost compared to the other numerical verification / validation methods.

The same code is run several times with (1)the *random rounding* mode (results are rounded up / down with the same probability) Different results are obtained The common part in the different results is assumed to be a reliable result



**CADNA & SAM** (Sorbonne University) Applications) [18] is a DSA library for FP16/32/64/128 • CADNA can be used on CPUs in Fortran/C/C++ codes with OpenMP & MPI and on GPUs with CUDA. library for arbitrary-precision with MPFR.

| <ul> <li>PROMISE (PRecision OptiMISE)</li> </ul> | Higher precision ———— | - <u> </u> |
|--------------------------------------------------|-----------------------|------------|
| [17] is a tool based on <b>Delta-</b>            |                       |            |
| <b>Debugging</b> [24] to automatically           | Lower precision —     | ×          |

## **B**FPGA as an Arbitrary-Precision Computing Platform

FPGA enables us to implement arbitrary-precision on hardware. High-Level Synthesis (HLS) enables us to program it in OpenCL. However, compiling arbitrary-precision code and obtaining high performance are still challenging. Heterogeneous computing with FPGA & CPU/GPU is also a challenge

FINISH

### **SPGen** (RIKEN)

- SPGen (Stream Processor Generator) [14] is a compiler to generate HW module codes in Verilog-HDL for FPGA from input codes in Stream Processing Description (SPD) Format. The SPD uses a data-flow graph representation, which is suitable for FPGA. • It supports FP32 only, but we are going to extend SPGen to support
- arbitrary-precision floating-point. Currently, there is no FPGA compiler supporting arbitrary-precision.

**Nymble** (TU Darmstadt, RIKEN)

- FPGA. It directly accepts C codes and has already

 Cygnus is the world first supercomputer system equipped with both GPU (4x





## **C** Fast and Accurate Numerical Libraries

Arbitrary-precision arithmetic is performed using MPFR on CPUs, but the performance is very low. To accelerate it, we are developing several numerical libraries supporting accurate computation based on high-precision arithmetic or algorithmic approach. Some software also support GPU acceleration.

### **QPEigen & QPBLAS** (JAEA, RIKEN)

• Quadruple-precision Eigen solvers (QPEigen) [8, 25] is based on double-double (DD) arithmetic. It is built on a quadruple-precision BLAS (QPBLAS) [9]. They support distributed environments with MPI: equivalent to ScaLAPACK's Eigen solver and PBLAS



error-free transformation of dot-product range of the inputs and the vector length • CPU and GPU (CUDA) versions



## **ExBLAS** (Sorbonne University)

- ExBLAS [12] is an accurate & reproducible BLAS based on floating-point expansions with error-free transformations (EFT: twosum and twoprod) and superaccumulator
- Assures reproducibility through assuring correct-rounding: it preserves every bit of information until the final rounding to the desired format
- CPU (Intel TBB) and GPU (OpenCL) versions



## **Conclusion & Future Work**

We proposed a new systematic approach for minimal-precision computations. This approach is robust, general, comprehensive, high-performant, and realistic. Although the proposed system is still in development, it can be constructed by combining already available (developed) in-house technologies and extending them. Our ongoing step is to demonstrate the system on a proxy application

### Acknowledgement:

This research was partially supported by the European Union's Horizon 2020 research, innovation programme under the Marie Skłodowska-Curie grant agreement via the Robust project No. 842528, the Japan Society for the Promotion of Science (JSPS) KAKENHI Grant No. 19K20286, and Multidisciplinary Cooperative Research Program in CCS, University of Tsukuba.

### References

- [1] D. H. Bailey, "QD (C++/Fortran-90 double-double and quad-double package)," http://crd.lbl.gov/~dhbailey/mpdist
- [2] G. Hanrot et al, "MPFR : GNU MPFR Library," http://www.mpfr.org [3] D. H. Bailey et al., "ARPREC: An Arbitrary Precision Computation Package," Lawrence Berkeley National Laboratory Technica
- Report, No. LBNL-53651, 2002.
- [4] CAMPARY, http://homepages.laas.fr/mmjoldes/campary
- [5] T. Ogita et al., "Accurate Sum and Dot Product," SIAM J. Sci. Comput., Vol. 26, pp. 1955-1988, 2005.
- [6] K. Ozaki et al., "Error-free transformations of matrix multiplication by using fast routines of matrix multiplication and its applications," Numer. Algorithms, Vol. 59, No. 1, pp. 95-118, 2012.
- [7] M. Nakata, "The MPACK (MBLAS/MLAPACK); a multiple precision arithmetic version of BLAS and LAPACK," Ver. 0.6.7, http://mplapack.sourceforge.net, 2010.
- [8] Japan Atomic Energy Agency, "Quadruple Precision Eigenvalue Calculation Library QPEigen Ver.1.0 User's Manual," https://ccse.jaea.go.jp/ja/download/gpeigen k/gpeigen manual en-1.0.pdf, 2015.
- [9] Japan Atomic Energy Agency, "Quadruple Precision BLAS Routines QPBLAS Ver.1.0 User's Manual,"
- https://ccse.jaea.go.jp/ja/download/qpblas/1.0/qpblas\_manual\_en-1.0.pdf, 2013.
- [10] X. Li et al., "XBLAS Extra Precise Basic Linear Algebra Subroutines," http://www.netlib.org/xblas
- [11] P. Ahrens et al., "ReproBLAS Reproducible Basic Linear Algebra Sub-programs," https://bebop.cs.berkeley.edu/reproblas
- in Asia Poster, International Supercomputing Conference (ISC'16), 2016.
- [12] R.Iakymchuk et al., "ExBLAS: Reproducible and Accurate BLAS Library," Proc. Numerical Reproducibility at Exascale (NRE2015) workshop at SC15, HAL ID: hal-01202396, 2015.

[13] D. Mukunoki et al., "Accurate and Reproducible BLAS Routines with Ozaki Scheme for Many-core Architectures," Proc. PPAM2019, 2019 (accepted).

- [14] K. Sano et al., "Stream Processor Generator for HPC to Embedded Applications on FPGA-based System Platform," Proc. First International Workshop on FPGAs for Software Programmers (FSP 2014), pp. 43-48, 2014.
- [15] J. Huthmann et al., "Hardware/software co-compilation with the Nymble system," 2013 8th International Workshop on Reconfigurable and Communication-Centric Systems-on-Chip (ReCoSoC), pp. 1-8, 2013.
- [16] F. Dinechin and B. Pasca, "Designing custom arithmetic data paths with FloPoCo," IEEE Design & Test of Computers, Vol. 28, No. 4, pp. 18-27, 2011.
- [17] S. Graillat et al., "Auto-tuning for floating-point precision with Discrete Stochastic Arithmetic," Journal of Computational Science, Vol.36, 101017, 2019.
- [18] F. Jézéquel and J.-M. Chesneaux, "CADNA: a library for estimating round-off error propagation," Computer Physics Communications, Vol. 178, No. 12, pp. 933-955, 2008.
- [19] F. Févotte and B. Lathuilière, "Debugging and optimization of HPC programs in mixed precision with the Verrou tool," hal-02044101, 2019. [20] C. Rubio-González et al., "Precimonious: Tuning Assistant for Floating-Point Precision," Proc. SC'13, 2013.
- [21] J. Vignes, "Discrete Stochastic Arithmetic for Validating Results of Numerical Software," Numer. Algorithms, Vol. 37, No. 1-4, pp. 377-390, 2004.
- [22] I. Laguna, P. C. Wood, R. Singh, S. Bagchi, "GPUMixer: Performance-Driven Floating-Point Tuning for GPU Scientific Applications," Proc. ISC2019, pp. 227-246, 2019.
- [23] S. Graillat, et al., "Stochastic Arithmetic in Multiprecision," Mathematics in Computer Science, Vol. 5, No. 4, pp. 359-375, 2011. [24] A. Zeller and R. Hildebrandt, "Simplifying and isolating failure-inducing input," IEEE Trans. Softw. Eng., Vol. 28, No. 2, pp. 183-200, 2002. [25] Y. Hirota et al., "Performance of quadruple precision eigenvalue solver libraries QPEigenK and QPEigenG on the K computer", HPC in Asia Poster, International Supercomputing Conference (ISC'16), 2016.

## HPC Asia 2020 – International Conference on High-Performance Computing in Asia-Pacific Region, Fukuoka, Japan, January 15-17, 2020